Index
Index-4
FSX polarity bit (FSXP)
described in table 12-45
shown in figure 12-39
FSXM bit of PCR
described in table 12-41
shown in figure 12-39
FSXP bit of PCR
described in table 12-45
shown in figure 12-39
FWID bits of SRGR1
described in table 12-26
shown in figure 12-26
G
general-purpose I/O on McBSP pins 9-1
GRST bit of SPCR2
described in table 12-10
shown in figure 12-4
GSYNC bit of SRGR2
described in table 12-28
shown in figure 12-26
H
history of this document since previous
revision A-1
I
idle modes of McBSP
TMS320VC5501 and TMS320VC5502
devices 10-4
TMS320VC5503/5507/5509 and
TMS320VC5510 devices 10-3
IDLEEN (idle enable) bit of PCR
described in table 12-39
shown in figure 12-39
ignoring unexpected frame-sync pulses
introduced 2-9
receiver configuration 7-15
transmitter configuration 8-15
initializing McBSP 10-5
initializing sample rate generator 3-12
input clock for sample rate generator 3-5
receiver configuration 7-40
transmitter configuration 8-37
input clock polarity for sample rate generator 3-6
receiver configuration 7-41
transmitter configuration 8-38
interrupt mode
receiver configuration 7-22
transmitter configuration 8-21
interrupts
between McBSP block transfers 5-15
generated by McBSP 2-19
introduction to McBSP 1-1
J
justification of receive data 7-20
K
key features of McBSP 1-2
L
LSB-first option for McBSP transfers 2-6
M
masked channel 5-12
maximum frame frequency 2-9
McBSP as master in SPI protocol 6-10
McBSP as slave in SPI protocol 6-13
McBSP block diagram 1-4
McBSP data transfer process 2-2
McBSP internal input clock, shown in McBSP
diagram 1-4
McBSP introduction 1-1
McBSP operation 2-1
McBSP receive multichannel selection mode 7-9
McBSP receiver configuration procedure 7-1
McBSP register worksheet 13-1
McBSP registers 12-1
McBSP transmit multichannel selection modes 8-9
McBSP transmitter configuration procedure 8-1
MCR1 and MCR2 12-31
multichannel control registers (MCR1 and
MCR2) 12-31
multichannel selection
configuring frame for 5-4
introduced 5-3
receiver configuration 7-9
transmitter configuration 8-9
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...