McBSP Power Management on the TMS320VC5503/5507/5509 and
10-3
Emulation, Power, and Reset Considerations
SPRU592E
10.2 McBSP Power Management on the TMS320VC5503/5507/5509 and
TMS320VC5510 Devices
The McBSP is placed into its idle mode with reduced power consumption when
the PERIPH idle domain is idle (PERIS = 1 in ISTR) and the McBSP idle
enable bit is set (IDLEEN = 1 in PCR).
In the McBSP idle mode:
-
If the McBSP is configured to operate with internally generated clocking
and frame synchronization, it will be completely stopped.
-
If the McBSP is configured to operate with externally generated clocking
and frame synchronization (either directly or through the sample rate
generator), the external interface portion of the McBSP continues to
function during periods of external clock activity. The McBSP sends a
request to activate the PERIPH and DMA idle domains when it needs to
be serviced. If the domains were idle, they are made idle again after the
McBSP has been serviced.
When IDLEEN = 0 in PCR, the McBSP keeps running, regardless of whether
the PERIPH domain is idle.
McBSP Power Management on the TMS320VC5503/5507/5509 and TMS320VC5510 Devices
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...