Setting the SRG Clock Divide-Down Value
Receiver Configuration
7-38
SPRU592E
Note:
The maximum frequency for the McBSP on the TMS320VC5503/5507/5509
and TMS320VC5510 devices is 1/2 the CPU clock frequency. The maximum
frequency for the McBSP on the TMS320VC5501 and TMS320VC5502
devices is 1/2 the frequency of the slow peripherals clock. For more
information on programming the frequency of the slow peripheral clock, see
the
TMS320VC5501 Fixed-Point Digital Signal Processor Data Manual
(literature number SPRS206) or the
TMS320VC5502 Fixed-Point Digital
Signal Processor Data Manual
(literature number SPRS166). Other timing
limitations may also apply. Refer to the device-specific data manual for
detailed information on the McBSP timing requirements.
When driving CLKX or CLKR at the pin, choose an appropriate input clock
frequency. When using the internal sample rate generator for CLKX and/or
CLKR, choose an appropriate input clock frequency and divide down value
(CLKGDV).
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...