Transmit Control Registers (XCR1 and XCR2)
McBSP Registers
12-24
SPRU592E
6. XCR2 Bit Descriptions (Continued)
Bit
Description
Value
Field
2
XFIG
Transmit frame-sync ignore bit. If a frame-sync pulse starts the transfer of
a new frame before the current frame is fully transmitted, this pulse is
treated as an unexpected frame-sync pulse.
Setting XFIG causes the serial port to ignore unexpected frame-sync
pulses during transmission.
0
Frame-sync detect. An unexpected FSX pulse causes the transmitter to
discard the content of XSR[1,2]. The transmitter:
1) Aborts the present transmission
2) Sets XSYNCERR in SPCR2
3) Begins a new transmission from DXR[1,2]. If new data was written to
DXR[1,2] since the last DXR[1,2]-to-XSR[1,2] copy, the current value
in XSR[1,2] is lost. Otherwise, the same data is transmitted.
1
Frame-sync ignore. An unexpected FSX pulse is ignored. Transmission
continues uninterrupted.
1–0
XDATDLY
Transmit data delay bits. XDATDLY specifies a data delay of 0, 1, or 2
transmit clock cycles after frame synchronization and before the
transmission of the first bit of the frame.
00b
0-bit data delay
01b
1-bit data delay
10b
2-bit data delay
11b
Reserved (do not use)
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...