
Pin Control Register (PCR)
12-43
McBSP Registers
SPRU592E
11.PCR Bit Descriptions (Continued)
Bit
Field
Value
Description
8
CLKRM
Receive clock mode bit. The role of CLKRM and the resulting effect on the
CLKR pin depend on whether the McBSP is in the digital loopback mode
(DLB = 1).
Note:
The polarity of the signal on the CLKR pin is determined by the
CLKRP bit.
NOT in digital loopback mode (DLB = 0):
0
The CLKR pin is an input pin that supplies the internal receive clock (CLKR).
1
Internal CLKR is driven by the sample rate generator of the McBSP. The
CLKR pin is an output pin that reflects internal CLKR.
In digital loopback mode (DLB = 1):
0
The CLKR pin is in the
high impedance state
. The internal receive clock
(CLKR) is driven by the internal transmit clock (CLKX). CLKX is derived
according to the CLKXM bit.
1
Internal CLKR is driven by internal CLKX. The CLKR pin is an output pin that
reflects internal CLKR. CLKX is derived according to the CLKXM bit.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...