Serial Port Control Registers (SPCR1 and SPCR2)
McBSP Registers
12-10
SPRU592E
2. SPCR2 Bit Descriptions (Continued)
Bit
Description
Value
Field
7
FRST
Frame-sync logic reset bit. The sample rate generator of the McBSP
includes frame-sync logic to generate an internal frame-sync signal. You
can use FRST to take the frame-sync logic into and out of its reset state.
Note:
This bit has a negative polarity; FRST = 0 indicates the reset state.
0
If you read a 0, the frame-sync logic is in its reset state.
If you write a 0, you reset the frame-sync logic.
In the reset state, the frame-sync logic does not generate a frame-sync
signal (FSG).
1
If you read a 1, the frame-sync logic is enabled.
If you write a 1, you enable the frame-sync logic by taking it out of its reset
state.
When the frame-sync logic is enabled (FRST = 1) and the sample rate
generator as a whole is enabled (GRST = 1), the frame-sync logic
generates the frame-sync signal FSG as programmed.
6
GRST
Sample rate generator reset bit. You can use GRST to take the McBSP
sample rate generator into and out of its reset state.
Note:
This bit has a
negative polarity; GRST = 0 indicates the reset state.
0
If you read a 0, the sample rate generator is in its reset state.
If you write a 0, you reset the sample rate generator.
If GRST = 0 due to a DSP reset, CLKG is driven by the McBSP internal input
clock divided by 2, and FSG is driven low (inactive). If GRST = 0 due to
program code, CLKG and FSG are both driven low (inactive).
1
If you read a 1, the sample rate generator is enabled.
If you write a 1, you enable the sample rate generator by taking it out of its
reset state.
When enabled, the sample rate generator generates the clock signal CLKG
as programmed in the sample rate generator registers. If FRST = 1, the
generator also generates the frame-sync signal FSG as programmed in the
sample rate generator registers.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...