Setting the SRG Frame-Sync Period and Pulse Width
7-29
Receiver Configuration
SPRU592E
7.18 Setting the SRG Frame-Sync Period and Pulse Width
The FPER and FWID fields, shown in Figure 7
22, are used to set the SRG frame-sync period and pulse width.
Figure 7
−
19. Register Bits Used to Set the SRG Frame-Sync Period and Pulse Width
SRGR2
15
12 11
0
FPER
R/W-0000 0000 0000
SRGR1
15
8 7
0
FWID
R/W-0000 0000
Legend:
R = Read; W = Write; -
n
= Value after reset
Table 7
−
22. Register Bits Used to Set the SRG Frame-Sync Period and Pulse Width
Register
Bit
Name
Function
SRGR2
11-0
FPER
Sample Rate Generator Frame-Sync Period
For the frame-sync signal FSG, (FPER + 1) determines the period from the
start of a frame-sync pulse to the start of the next frame-sync pulse.
Range for (FPER + 1):
1 to 4096 CLKG cycles.
SRGR1
15-8
FWID
Sample Rate Generator Frame-Sync Pulse Width
This field plus 1 determines the width of each frame-sync pulse on FSG.
Range for (FWID + 1):
1 to 256 CLKG cycles.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...