Enabling/Disabling the Digital Loopback Mode
7-7
Receiver Configuration
SPRU592E
7.5 Enabling/Disabling the Digital Loopback Mode
The DLB bit determines whether the digital loopback mode is on. DLB is shown
in Figure 7
Figure 7
−
3. Register Bit Used to Enable/Disable the Digital Loopback Mode
SPCR1
15
14
0
DLB
R/W-0
Legend:
R = Read; W = Write; -
n
= Value after reset
Table 7
−
4. Register Bit Used to Enable/Disable the Digital Loopback Mode
Register
Bit
Name
Function
SPCR1
15
DLB
Digital Loopback Mode
DLB = 0
Digital loopback mode is disabled.
DLB = 1
Digital loopback mode is enabled.
7.5.1 About the Digital Loopback Mode
In the digital loopback mode, the receive signals are connected internally
through multiplexers to the corresponding transmit signals, as shown in
Table 7
5. This mode allows testing of serial port code with a single DSP
device; the McBSP receives the data it transmits.
Table 7
−
5. Receive Signals Connected to Transmit Signals in Digital Loopback Mode
This Receive Signal
…
Is Fed Internally By
This Transmit Signal
…
DR (receive data)
DX (transmit data)
FSR (receive frame synchronization)
FSX (transmit frame synchronization)
CLKR (receive clock)
CLKX (transmit clock)
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...