Setting the Receive Clock Mode
Receiver Configuration
7-32
SPRU592E
23. Register Bits Used to Set the Receive Clock Mode (Continued)
Register
Function
Name
Bit
SPCR1
12-11 CLKSTP
Clock Stop Mode
CLKSTP = 0Xb
Clock stop mode disabled; normal clocking for non-SPI
mode.
CLKSTP = 10b
Clock stop mode enabled, without clock delay. The
internal receive clock signal (CLKR) and the internal
receive frame-synchronization signal (FSR) are internally
connected to their transmit counterparts, CLKX and FSX.
CLKSTP = 11b
Clock stop mode enabled, with clock delay. The internal
receive clock signal (CLKR) and the internal receive
frame-synchronization signal (FSR) are internally
connected to their transmit counterparts, CLKX and FSX.
7.19.1 Selecting a Source for the Receive Clock and a Data Direction for the
CLKR Pin
24 shows how you can select various sources to provide the receive
clock signal and the effect on the CLKR pin. The polarity of the signal on the
CLKR pin is determined by the CLKRP bit.
Note that in the digital loop back mode (DLB = 1), the transmit clock signal is
also used as the receive clock signal.
Also, in the clock stop mode, the internal receive clock signal (CLKR) and the
internal receive frame-synchronization signal (FSR) are internally connected
to their transmit counterparts, CLKX and FSX.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...