APPENDIX B REGISTER INDEX
Preliminary User’s Manual U19014EJ1V0UD
517
TOC00: 16-bit timer output control register 00 ............................................................................................................121
TXB6: Transmit buffer register 6 .................................................................................................................................226
TXS6: Transmit shift register 6....................................................................................................................................226
[U]
UCKC: USB clock control register.................................................................................................................................93
UF0AAS: UF0 active alternative setting register .........................................................................................................318
UF0ADRS: UF0 address register................................................................................................................................340
UF0AIFN: UF0 active interface number register .........................................................................................................317
UF0ASS: UF0 alternative setting status register.........................................................................................................319
UF0BC: USB function 0 buffer control register............................................................................................................348
UF0BI1: UF0 bulk in 1 register....................................................................................................................................332
UF0BO1: UF0 bulk out 1 register................................................................................................................................328
UF0BO1L: UF0 bulk out 1 length register ...................................................................................................................331
UF0CIE0 to UF0CIE255: UF0 configuration/interface/endpoint descriptor registers 0 to 255.....................................346
UF0CLR: UF0 CLR request register ...........................................................................................................................289
UF0CNF : UF0 configuration register..........................................................................................................................341
UF0DD0 to UF0DD17: UF0 device descriptor registers 0 to 17..................................................................................345
UF0DEND: UF0 data end register ..............................................................................................................................313
UF0DSCL: UF0 descriptor length register ..................................................................................................................344
UF0DSTL: UF0 device status register L .....................................................................................................................336
UF0E0L: UF0 EP0 length register...............................................................................................................................323
UF0E0N: UF0 EP0NAK register .................................................................................................................................282
UF0E0NA: UF0 EP0NAKALL register.........................................................................................................................284
UF0E0R: UF0 EP0 read register.................................................................................................................................322
UF0E0SL: UF0 EP0 status register L .........................................................................................................................337
UF0E0ST: UF0 EP0 setup register .............................................................................................................................324
UF0E0W: UF0 EP0 write register ...............................................................................................................................326
UF0E1IM: UF0 endpoint 1 interface mapping register ................................................................................................320
UF0E1SL: UF0 EP1 status register L .........................................................................................................................338
UF0E2IM: UF0 endpoint 2 interface mapping register ................................................................................................321
UF0E2SL: UF0 EP2 status register L .........................................................................................................................339
UF0EN: UF0 EPNAK register .....................................................................................................................................285
UF0ENM: UF0 EPNAK mask register .........................................................................................................................287
UF0EPS0: UF0 EP status 0 register ...........................................................................................................................291
UF0EPS1: UF0 EP status 1 register ...........................................................................................................................292
UF0EPS2: UF0 EP status 2 register ...........................................................................................................................293
UF0FIC0: UF0 FIFO clear 0 register...........................................................................................................................311
UF0FIC1: UF0 FIFO clear 1 register...........................................................................................................................312
UF0GPR: UF0 GPR register .......................................................................................................................................314
UF0IC0: UF0 INT clear 0 register ...............................................................................................................................306
UF0IC1: UF0 INT clear 1 register ...............................................................................................................................307
UF0IC2: UF0 INT clear 2 register ...............................................................................................................................308
UF0IC3: UF0 INT clear 3 register ...............................................................................................................................309
UF0IC4: UF0 INT clear 4 register ...............................................................................................................................310
UF0IF0: UF0 interface 0 register.................................................................................................................................342
UF0IF1 to UF0IF4: UF0 interface 1 to 4 registers .......................................................................................................343
UF0IM0: UF0 INT mask 0 register ..............................................................................................................................301
electronic components distributor