132
(3) Differences from link refresh
*1
The given value is for the Q06UDEHCPU.
*2
When “Block Data Assurance per Station” is enabled (
*3
When the conditions for the secured 32-bit data are satisfied (
(4) Shortening the link refresh time and transmission delay time
(a) Shortening the link refresh time
Remove infrequently used link devices from the link refresh range, and directly read or write the corresponding
data using link direct devices. This reduces the number of the link refresh points to the CPU module, resulting
in a shorter link refresh time. (
(b) Shortening the transmission delay time
Because the link direct device allows direct reading or writing of data to the link devices of the master /local
module at the time of the instruction execution, the transmission delay time can be shortened.
Remark
Link refresh is executed in END processing of the sequence scan of the CPU module.
(5) Precautions
For cyclic data assurance of more than 32 bits, refer to
Item
Access method
Link refresh
Direct access
Number of steps
1 step
2 steps
Processing speed (LD B0
)
*1
High speed (0.0095µs)
Low speed (10 to 100µs)
Data reliability
Station-based or 32-bit units
*2*3