A-1
APPENDIX A
INSTRUCTION SET REFERENCE
This appendix contains reference material for the instructions in the MCS
®
251 architecture . It
includes an opcode map, a summary of the instructions — with instruction lengths and execution
times — and a detailed description of each instruction. It contains the following tables:
•
Tables A-1 through A-4 describe the notation used for the instruction operands. Table A-5
describes the notation used for control instruction destinations.
•
Tables A-6 and A-7 comprise the opcode map for the instruction set.
•
Tables A-8 through A-17 contain supporting material for the opcode map.
•
Table A-18 lists execution times for a group of instructions that access the port SFRs.
•
The following tables list the instructions giving length (in bytes) and execution time:
Add and Subtract Instructions, Table A-19
Compare Instructions, Table A-20
Increment and Decrement Instructions, Table A-21
Multiply, Divide, and Decimal-adjust Instructions, Table A-22
Logical Instructions, Table A-23
Move Instructions, Table A-24
Exchange, Push, and Pop Instructions, Table A-25
Bit Instructions, Table A-26
Control Instructions, Table A-27
“Instruction Descriptions” on page A-26 contains a detailed description of each instruction.
NOTE
The instruction execution times given in this appendix are for code executing
from on-chip code memory and for data that is read from and written to on-
chip RAM. Execution times are increased by executing code from external
memory, accessing peripheral SFRs, accessing data in external memory, using
a wait state, or extending the ALE pulse.
For some instructions, accessing the port SFRs, Px, x = 0–3, increases the
execution time. These cases are listed in Table A-18 and are noted in the
instruction summary tables and the instruction descriptions.
i_opcode.fm5 Page 1 Thursday, June 27, 1996 1:41 PM
Summary of Contents for 8XC251SA
Page 2: ......
Page 3: ...May 1996 8XC251SA 8XC251SB 8XC251SP 8XC251SQ Embedded Microcontroller User s Manual...
Page 18: ......
Page 19: ...1 Guide to This Manual...
Page 20: ......
Page 30: ......
Page 31: ...2 Architectural Overview...
Page 32: ......
Page 41: ...3 Address Spaces...
Page 42: ......
Page 63: ...4 Device Configuration...
Page 64: ......
Page 81: ...5 Programming...
Page 82: ......
Page 102: ......
Page 103: ...6 Interrupt System...
Page 104: ......
Page 120: ......
Page 121: ...7 Input Output Ports...
Page 122: ......
Page 132: ......
Page 133: ...8 Timer Counters and Watchdog Timer...
Page 134: ......
Page 153: ...9 Programmable Counter Array...
Page 154: ......
Page 170: ......
Page 171: ...10 Serial I O Port...
Page 172: ......
Page 187: ...11 Minimum Hardware Setup...
Page 188: ......
Page 197: ...12 Special Operating Modes...
Page 198: ......
Page 206: ......
Page 207: ...13 External Memory Interface...
Page 208: ......
Page 239: ...14 Programming and Verifying Nonvolatile Memory...
Page 240: ......
Page 250: ......
Page 251: ...A Instruction Set Reference...
Page 252: ......
Page 390: ......
Page 391: ...B Signal Descriptions...
Page 392: ......
Page 400: ......
Page 401: ...C Registers...
Page 402: ......
Page 436: ......
Page 437: ...Glossary...
Page 438: ......
Page 446: ......
Page 447: ...Index...
Page 448: ......
Page 458: ......