11-5
MINIMUM HARDWARE SETUP
For external clock drive requirements, see the device data sheet. Figure 11-4 shows the clock
drive waveform. The external clock source must meet the minimum high and low times (T
CHCX
and T
CLCX
) and the maximum rise and fall times (T
CLCH
and T
CHCL
) to minimize the effect of ex-
ternal noise on the clock generator circuit. Long rise and fall times increase the chance that ex-
ternal noise will affect the clock circuitry and cause unreliable operation.
The external clock driver may encounter increased capacitance loading at XTAL1 due to the
interaction between the internal amplifier and its feedback capacitance (i.e., the Miller effect) at
power-on. Once the input waveform requirements are met, the input capacitance remains under
20 pF.
Figure 11-4. External Clock Drive Waveforms
11.4 RESET
A device reset initializes the 8XC251Sx and vectors the CPU to address FF:0000H. A reset is re-
quired after applying power at turn-on. A reset is a means of exiting the idle and powerdown
modes or recovering from software malfunctions.
To achieve a valid reset, V
CC
must be within its normal operating range (see device data sheet)
and the reset signal must be maintained for 64 clock cycles (64T
OSC
) after the oscillator has sta-
bilized.
Device reset is initiated in two ways:
•
externally, by asserting the RST pin
•
internally, if the hardware WDT or the PCA WDT expires
0.7 V
CC
A4119-01
0.45 V
V
CC
– 0.5
0.2 V
CC
– 0.1
T
CHCL
T
CLCX
T
CLCL
T
CLCH
T
CHCX
Summary of Contents for 8XC251SA
Page 2: ......
Page 3: ...May 1996 8XC251SA 8XC251SB 8XC251SP 8XC251SQ Embedded Microcontroller User s Manual...
Page 18: ......
Page 19: ...1 Guide to This Manual...
Page 20: ......
Page 30: ......
Page 31: ...2 Architectural Overview...
Page 32: ......
Page 41: ...3 Address Spaces...
Page 42: ......
Page 63: ...4 Device Configuration...
Page 64: ......
Page 81: ...5 Programming...
Page 82: ......
Page 102: ......
Page 103: ...6 Interrupt System...
Page 104: ......
Page 120: ......
Page 121: ...7 Input Output Ports...
Page 122: ......
Page 132: ......
Page 133: ...8 Timer Counters and Watchdog Timer...
Page 134: ......
Page 153: ...9 Programmable Counter Array...
Page 154: ......
Page 170: ......
Page 171: ...10 Serial I O Port...
Page 172: ......
Page 187: ...11 Minimum Hardware Setup...
Page 188: ......
Page 197: ...12 Special Operating Modes...
Page 198: ......
Page 206: ......
Page 207: ...13 External Memory Interface...
Page 208: ......
Page 239: ...14 Programming and Verifying Nonvolatile Memory...
Page 240: ......
Page 250: ......
Page 251: ...A Instruction Set Reference...
Page 252: ......
Page 390: ......
Page 391: ...B Signal Descriptions...
Page 392: ......
Page 400: ......
Page 401: ...C Registers...
Page 402: ......
Page 436: ......
Page 437: ...Glossary...
Page 438: ......
Page 446: ......
Page 447: ...Index...
Page 448: ......
Page 458: ......