Application Note
AN_289 FT51A Programming Guide
Version 1.0
Document Reference No.: FT_000962 Clearance No.: FTDI# 483
80
Copyright © 2015 Future Technology Devices International Limited
Address
Register Name
Description
0x101
Interrupt enables and status bits
0x10B
Used to include ports 0-7 in the global
list
0x10C
Used to include ports 8-15 in the global
list
Table 2.102 AIO Global Mode Register Addresses
2.10.6.1
AIO_GLOBAL_CTRL
Bit
Position
Bit Field Name
Type
Reset Description
7..6
Reserved
RFU
0
Reserved
5
global_update_ien
R/W
0
Write 1 to enable the Global
Update interrupt bit,
global_update_int
4
global_update_int
R/W1C 0
Global Update Interrupt bit. Set
when ADC data has been
transferred from holding buffers
to
AIO_ADC_DATA_L
and
AIO_ADC_DATA_U
registers
3
global_sample_ien
R/W
0
Write 1 to enable the Global
Sample Interrupt bit,
global_sample_int
2
global_sample_int
R/W1C 0
Set when a global sample has
completed. This means that any
ADC conversions that were
initiated by a
global_sample
are
now complete
1
global_update
R/W
0
Write a 1 to transfer the
resulting data ADC conversions
from holding registers to the
AIO_ADC_DATA_L
and
AIO_ADC_DATA_U
registers
0
global_sample
R/W
0
Write 1 to start a global sample.
This will initiate an ADC sample
for all ports that are in the
global list