NOTE
The use of STATUS register is available only when
(MODE[FTMEN] = 1), (COMBINE = 1), and (CPWMS = 0).
The use of this register with (MODE[FTMEN] = 0),
(COMBINE = 0), or (CPWMS = 1) is not recommended and its
results are not guaranteed.
Address: Base a 19h offset
Bit
7
6
5
4
3
2
1
0
Read
Write
0
0
0
0
0
0
0
0
Reset
0
0
0
0
0
0
0
0
FTMx_STATUS field descriptions
Field
Description
7
CH7F
Channel 7 Flag
See the register description.
0
No channel event has occurred.
1
A channel event has occurred.
6
CH6F
Channel 6 Flag
See the register description.
0
No channel event has occurred.
1
A channel event has occurred.
5
CH5F
Channel 5 Flag
See the register description.
0
No channel event has occurred.
1
A channel event has occurred.
4
CH4F
Channel 4 Flag
See the register description.
0
No channel event has occurred.
1
A channel event has occurred.
3
CH3F
Channel 3 Flag
See the register description.
0
No channel event has occurred.
1
A channel event has occurred.
2
CH2F
Channel 2 Flag
See the register description.
0
No channel event has occurred.
1
A channel event has occurred.
Table continues on the next page...
Memory map and register definition
MC9S08PT60 Reference Manual, Rev. 4, 08/2014
318
Freescale Semiconductor, Inc.
Summary of Contents for MC9S08PT60
Page 2: ...MC9S08PT60 Reference Manual Rev 4 08 2014 2 Freescale Semiconductor Inc...
Page 34: ...MC9S08PT60 Reference Manual Rev 4 08 2014 34 Freescale Semiconductor Inc...
Page 200: ...Port data registers MC9S08PT60 Reference Manual Rev 4 08 2014 200 Freescale Semiconductor Inc...
Page 396: ...FTM Interrupts MC9S08PT60 Reference Manual Rev 4 08 2014 396 Freescale Semiconductor Inc...
Page 676: ...Resets MC9S08PT60 Reference Manual Rev 4 08 2014 676 Freescale Semiconductor Inc...