Table 3-9 Secure Privilege Control Block registers (continued)
Offset
Name
Type
Reset value
Function
0x00B4
APBSPPPC1
RW
0x0000_0000
Secure Unprivileged Access APB slave Peripheral. Protection Control
1. This register controls the PPC within the System Control element.
See the
Arm
®
CoreLink
™
SSE
‑
200 Subsystem for Embedded Technical
Reference Manual (r1p0)
for more information.
0x00C0
APBSPPPCEXP0
RW
0x0000_0000
Expansion 0 Secure Unprivileged access APB slave Peripheral
Protection Control.
for information on how
this register is implemented in the Musca
‑
S1 test chip.
0x00C4
APBSPPPCEXP1
RW
0x0000_0000
Expansion 1 Secure Unprivileged access APB slave Peripheral
Protection Control.
for information on how
this register is implemented in the Musca
‑
S1 test chip.
0x0FD0
PID4
RO
0x0000_0004
Peripheral ID 4
0x0FE0
PID0
RO
0x0000_0052
Peripheral ID 0
0x0FE4
PID1
RO
0x0000_00B8
Peripheral ID 1
0x0FE8
PID2
RO
0x0000_000B
Peripheral ID 2
0x0FEC
PID3
RO
0x0000_0000
Peripheral ID 3
0x0FF0
CID0
RO
0x0000_000D
Component ID 0
0x0FF4
CID1
RO
0x0000_00F0
Component ID 1
0x0FF8
CID2
RO
0x0000_0005
Component ID 2
0x0FFC
CID3
RO
0x0000_00B1
Component ID 3
SECMPCINTSTATUS Register
The Secure
Memory Protection Controller
(MPC) Interrupt Status Register characteristics are:
Purpose
Stores the interrupt statuses of the
Memory Protection Controllers
(MPCs).
See the
Arm
®
CoreLink
™
SSE
‑
200 Subsystem for Embedded Technical Reference Manual (r1p0)
for more information.
Usage constraints
This register is read-only.
Memory offset and full register reset value
See
3.4.6 Secure Privilege Control Block
.
The following table shows the bit assignments of the SECMPCINTSTATUS Register.
3 Programmers model
3.4 Base element
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-69
Non-Confidential