Table 3-80 SRAM_CTRL Register bit assignment (continued)
Bits
Name
Function
[23]
CODE_SRAM23_PGEN
24th 64KB SRAM cell power gate enable:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b0
.
[22]
CODE_SRAM22_PGEN
23rd 64KB SRAM cell power gate enable:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b0
.
[21]
CODE_SRAM21_PGEN
22nd 64KB SRAM cell power gate enable:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b0
.
[20]
CODE_SRAM20_PGEN
21st 64KB SRAM cell power gate enable:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b0
.
[19]
CODE_SRAM19_PGEN
20th 64KB SRAM cell power gate enable:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b0
.
[18]
CODE_SRAM18_PGEN
19th 64KB SRAM cell power gate enable:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b0
.
[17]
CODE_SRAM17_PGEN
18th 64KB SRAM cell power gate enable:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b0
.
[16]
CODE_SRAM16_PGEN
17th 64KB SRAM cell power gate enable:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b0
.
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-143
Non-Confidential