Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the IOMUX_MAIN_OUTSEL bit assignments.
Table 3-87 IOMUX_MAIN_OUTSEL Register bit assignments
Bits
Name
Function
[31:0]
IOMUX_MAIN_OUTSEL[31:0]
Main function output data select for Musca
‑
S1
test chip multiplexed I/O PA31
‑
PA0:
0b0
: Select ALTF1.
0b1
: Select MAIN_OUT.
Reset value
0xFFFF_FFFF
.
Note
See
2.2.2 Test chip multiplexed I/O
for the functions that are
available on the multiplexed Musca
‑
S1 test
chip I/O.
IOMUX_MAIN_OENSEL Register
The IOMUX_MAIN_OENSEL Register characteristics are:
Purpose
Selects either MAIN_OE or ALTF1 as output enable signal for Musca
‑
S1 test chip I/O
PA31
‑
PA0.
See
for information on the Musca
‑
S1 test chip I/O
multiplexer.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the IOMUX_MAIN_OENSEL Register bit assignments.
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-149
Non-Confidential