Table 3-82 CPU0_VTOR Register bit assignments
Bits
Name
Function
[31:0]
INITSVTOR0_RST_0
Reset vector for CPU0 secure mode to
external QSPI Flash when BOOT=
0b0
.
Reset value
0x1020_0000
.
CPU0_VTOR_1 Register
The CPU0_VTOR_1 Register characteristics are:
Purpose
Controls reset vector for CPU0 secure mode.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the CPU0_VTOR_1 Register bit assignments.
Table 3-83 CPU0_VTOR_1 Register bit assignments
Bits
Name
Function
[31:0]
INITSVTOR0_RST_1
Reset vector for CPU0 secure mode to code
eMRAM when BOOT=
0b1
:
Reset value
0x1A00_0000
.
CPU1_VTOR Register
The CPU1_VTOR Register characteristics are:
Purpose
Controls reset vector for CPU1 secure mode.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the CPU1_VTOR Register bit assignments.
Table 3-84 CPU1_VTOR Register bit assignments
Bits
Name
Function
[31:0]
INITSVTOR1_RST_0
Reset vector for CPU1 Secure mode to
external QSPI Flash when BOOT=
0b0
:
Reset value
1020_0000
.
CPU1_VTOR_1 Register
The CPU1_VTOR_1 Register characteristics are:
Purpose
Controls reset vector for CPU1 secure mode.
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-147
Non-Confidential