2.2
Musca-S1 test chip
The Musca
‑
S1 test chip is based on the SSE
‑
200 subsystem which features two Cortex
‑
M33 processors.
This section contains the following subsections:
•
2.2.1 Overview of the Musca-S1 test chip
•
2.2.2 Test chip multiplexed I/O
2.2.1
Overview of the Musca-S1 test chip
The SSE-200 subsystem is version r1p0 and the Cortex-M33 processors are version r0p2.
The test chip also implements a memory subsystem, external device interfaces, a clock generator, and
Serial Configuration Control
(SCC) registers for setting default powerup values.
See the
Arm
®
CoreLink
™
SSE
‑
200 Subsystem for Embedded Technical Reference Manual (r1p0)
for more
information on the SSE-200 subsystem:
The following figure shows a high-level view of the architecture of the Musca
‑
S1 test chip.
2 Hardware description
2.2 Musca-S1 test chip
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
2-20
Non-Confidential