Table 3-30 System control regions (continued)
Row ID (alias)
Address
Size Region name
Description
Security
From
To
17
0x5002_E000 0x5002_EFFF
4KB S32KWATCHDOG CMSDK Watchdog on
S32KCLK
.
SP
18 (3)
0x5002_F000 0x5002_FFFF
4KB S32KTIMER
CMSDK Timer on
S32KCLK
.
S-PPC
19
0x5003_0000 0x5003_FFFF
-
Reserved
Reserved
-
3.5.2
System Information Register Block
The System Information Register Block provides information on the system configuration and identity.
This register block is read-only and accessible by accesses of any security attributes.
The base memory addresses of the System Information Register Block are:
•
0x4002_0000
in the Non
‑
secure region.
•
0x5002_0000
in the Secure region.
Note
The System Information Registers Block is visible to both regions without any security protection.
See the
Arm
®
CoreLink
™
SSE
‑
200 Subsystem for Embedded Technical Reference Manual (r1p0)
.
The following table shows the System Information registers in address offset order from the base
memory address. Undefined registers are reserved. Software must not attempt to access these registers.
Table 3-31 System Information Registers summary
Offset
Name
Access Reset value
Description
Security
0x000
SYS_VERSION RO
0x2004_1743
System Version Register
All
0x004
SYS_CONFIG
RO
0x2230_1544
System Hardware Configuration Register All
0x010
–
0xFCC
Reserved
-
-
-
-
0xFD0
PIDR4
RO
0x0000_0004
Peripheral ID 4
All
0xFD4
PIDR5
RO
0x0
Reserved
-
0xFD8
PIDR6
RO
0x0
Reserved
-
0xFDC
PIDR7
RO
0x0
Reserved
-
0xFE0
PIDR0
RO
0x0000_0058
Peripheral ID 0
All
0xFE4
PIDR1
RO
0x0000_00B8
Peripheral ID 1
All
0xFE8
PIDR2
RO
0x0000_000B
Peripheral ID 2
All
0xFEC
PIDR3
RO
0x0000_0000
Peripheral ID 3
All
0xFF0
CIDR0
RO
0x0000_000D
Component ID 0
All
0xFF4
CIDR1
RO
0x0000_00F0
Component ID 1
All
0xFF8
CIDR2
RO
0x0000_0005
Component ID 2
All
0xFFC
CIDR3
RO
0x0000_00B1
Component ID 3
All
3 Programmers model
3.5 System control element
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-98
Non-Confidential