3.2.5
System region memory map
The Musca
‑
S1 test chip implements the System region of the SSE
‑
200 memory map.
The following figure shows the Musca
‑
S1 test chip implementation of the System region of the SSE
‑
200
memory map.
Musca-S1 memory map
Code
(AHB5 expansion)
SRAM
Peripheral
(expansion)
AHB5 expansion 0
AHB5 expansion 1
System
Reserved
Debug ROM for debug element
peripherals and expansion region
Debug element funnel
0x0000_0000
0x2000_0000
0x4000_0000
0x6000_0000
0x8000_0000
0xE000_0000
0xFFFF_FFFF
0xE000_0000
0xF000_0000
0xF000_2000
SSE-200 system memory map
0xF000_1000
Debug element CTI
Reserved
0xF000_3000
Debug APB expansion region
0xF008_0000
Reserved
0xF010_0000
Figure 3-5 Musca-S1 test chip memory map System region
3 Programmers model
3.2 Memory maps
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-50
Non-Confidential