The system control element APB
Peripherals Protection Controller
(PPC) determines the region in
which the timer resides.
for a summary of the CMSDK timer control registers.
See
Arm
®
Cortex
®
‑
M System Design Kit Technical Reference Manual
for full descriptions of the CMSDK
timer control registers.
3.5.5
CMSDK watchdog timer
The system control element implements a CMSDK watchdog timer running on the
S32KCLK
clock.
The CMSDK watchdog timer in the system control element is mapped to the secure region only. The
base memory address is:
•
0x5002_E000
in the secure region.
The system control element APB Peripherals Protection Controller (PPC) determines the region in which
the timer resides.
for a summary of the CMSDK timer control registers.
See
Arm
®
Cortex
®
‑
M System Design Kit Technical Reference Manual
for full descriptions of the CMSDK
timer control registers.
3 Programmers model
3.5 System control element
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-102
Non-Confidential