Table 3-76 CLK_CTRL_ENABLE Register bit assignment (continued)
Bits
Name
Function
[1]
CTRL_ENABLE_DAPSWCLK
Enable DAPSWCLK clock gate:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b1
.
[0]
CTRL_ENABLE_1HZ
Enable RTC clock gate:
0b0
: Not enabled.
0b1
: Enabled.
Reset value
0b1
.
CLK_STATUS Register
The CLK_STATUS Register characteristics are:
Purpose
Stores PLL status values.
Usage constraints
This register is read-only.
Memory offset and full register reset value
See
.
The following table shows the CLK_STATUS Register bit assignments.
Table 3-77 CLK_STATUS Register bit assignment
Bits
Name
Function
[31:2]
-
Reserved.
[1]
STATUS_LOCK_SIGNAL_PLL0_CLK
PLL lock status:
0b0
: Not locked.
0b1
: Locked.
Reset value
0b1
.
[0]
STATUS_OUT_CLK_MAINCLK_READY
Main clock ready status:
0b0
: Not ready.
0b1
: Ready.
Reset value
0b1
.
RESET_CTRL Register
The RESET_CTRL Register characteristics are:
Purpose
Resets Musca
‑
S1 test chip peripherals.
Usage constraints
There are no usage constraints.
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-137
Non-Confidential