INTR_CTRL Register
The INTR_CTRL Register characteristics are:
Purpose
Controls MPC interrupt signals.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the INTR_CTRL Register bit assignments.
Table 3-81 INTR_CTRL Register bit assignment
Bits
Name
Function
[31:3]
-
Reserved.
[2]
MRAM_MPC_CFG_INIT_VALUE Initial security map at startup for eMRAM
MPC:
0b0
: Secure mode.
0b1
: Non-secure mode.
Reset value
0b0
.
[1]
QSPI_MPC_CFG_INIT_VALUE
Initial security map at startup for QSPI MPC:
0b0
: Secure mode.
0b1
: Non-secure mode.
Reset value
0b0
.
[0]
SRAM_MPC_CFG_INIT_VALUE
Initial security map at startup for SRAM
MPC:
0b0
: Secure mode.
0b1
: Non-secure mode.
Reset value
0b0
.
CPU0_VTOR Register
The CPU0_VTOR Register characteristics are:
Purpose
Controls reset vector for CPU0 secure mode.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the CPU0_VTOR Register bit assignments.
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-146
Non-Confidential