UG-549
ADuCM310 Hardware Reference Manual
Rev. C | Page 44 of 192
IDAC5 Control Register
Address: 0x4008682C, Reset: 0x01, Name: IDAC5CON
Table 39. Bit Descriptions for IDAC5CON
Bits
Bit Name
Description
Reset
Access
7
CLR
IDAC5 clear bit.
0x0
RW
0: clear IDAC1DAT.
1: enable write.
6
SHT_EN
IDAC5 shutdown enable. Enables automatic shutdown in case of
overtemperature.
0x0
RW
0: disable this function.
1: enable this function.
[5:2]
BW
IDAC5 bandwidth. See the IDAC Output Filter section for more details.
0x0
RW
1
PUL
IDAC5 pull down.
0x0
RW
0: disable the pull-down current source.
1: enable the pull-down current source.
0
PD
IDAC5 power down.
0x1
RW
0: powers up IDAC5.
1: powers down IDAC5.
IDAC6 Data Register
Address: 0x40086830, Reset: 0x00000000, Name: IDAC6DAT
Table 40. Bit Descriptions for IDAC6DAT
Bits
Bit Name
Description
Reset
Access
[31:28]
RESERVED
Reserved. Write 0.
0x0
R
[27:17]
DATH
IDAC6 high data.
0x0
RW
[16:6]
RESERVED
Reserved.
0x0
R
[5:0]
RESERVED
Reserved. Write 0.
0x0
R
IDAC6 Control Register
Address: 0x40086834, Reset: 0x01, Name: IDAC6CON
Table 41. Bit Descriptions for IDAC6CON
Bits
Bit Name
Description
Reset
Access
7
CLR
IDAC6 Clear bit.
0x0
RW
0: clear IDAC6DAT.
1: enable write.
[6:1]
RESERVED
Reserved.
0x00
R
0
PD
IDAC6 power down.
0x1
RW
1: powers IDAC6 off.
0: powers IDAC6 on.