UG-549
ADuCM310 Hardware Reference Manual
Rev. C | Page 106 of 192
GPIO Port 3 Configuration Register
Address: 0x400200C0, Reset: 0x0000, Name: GP3CON
Table 142. Bit Descriptions for GP3CON
Bits
Bit Name
Description
Reset
Access
[15:10]
RESERVED
Reserved.
0x0
RW
[9:8]
CON4
Configuration bits for Port 3.4. See Table 130.
0x0
RW
[7:6]
RESERVED
Reserved.
0x0
RW
[5:4]
CON2
Configuration bits for Port 3.2. See Table 130.
0x0
RW
[3:2]
CON1
Configuration bits for Port 3.1. See Table 130.
0x0
RW
[1:0]
CON0
Configuration bits for Port 3.0. See Table 130.
0x0
RW
GPIO Port 3 Output Enable Register
Address: 0x400200C4, Reset: 0x00, Name: GP3OEN
Table 143. Bit Descriptions for GP3OEN
Bits
Bit Name
Description
Reset
Access
[7:5]
RESERVED
Reserved.
0x00
R
4
OEN
Pin output drive enable.
0x0
RW
0: disable the output on P3.4.
1: enable the output on P3.4.
3
RESERVED
Reserved.
0x0
R
2
OEN
Pin output drive enable.
0x0
RW
0: disable the output on P3.2.
1: enable the output on P3.2.
1
OEN
Pin output drive enable.
0x0
RW
0: disable the output on P3.1.
1: enable the output on P3.1.
0
OEN
Pin output drive enable.
0x0
RW
0: disable the output on P3.0.
1: enable the output on P3.0.
GPIO Port 3 Pull-Up Enable Register
Address: 0x400200C8, Reset: 0x00, Name: GP3PUL
Table 144. Bit Descriptions for GP3PUL
Bits
Bit Name
Description
Reset
Access
[7:5]
RESERVED
Reserved.
0x00
R
4
PUL
Pin pull-up enable.
0x0
RW
0: disable the pull-up on P3.4.
1: enable the pull-up on P3.4.
3
RESERVED
Reserved.
0x0
R
2
PUL
Pin pull-up enable.
0x0
RW
0: disable the pull-up on P3.2.
1: enable the pull-up on P3.2.
1
PUL
Pin pull-up enable.
0x0
RW
0: disable the pull-up on P3.1.
1: enable the pull-up on P3.1.
0
PUL
Pin pull-up enable.
0x0
RW
0: disable the pull-up on P3.0.
1: enable the pull-up on P3.0.