ADuCM310 Hardware Reference Manual
UG-549
Rev. C | Page 101 of 192
GPIO
Configuration Modes
00
01
10
11
GP2—GP2CON
Controls These Bits
P2.0
GPIO/IRQ2
(GP2CON[1:0] = 0x0)
PWMTRIP
(GP2CON[1:0] = 0x1)
PLACLK2
(GP2CON[1:0] = 0x2)
PLAI[8]
(GP2CON[1:0] = 0x3)
P2.1
GPIO/IRQ3
(GP2CON[3:2] = 0x0)
PWMSYNC
(GP2CON[3:2] = 0x1)
PLAI[9]
(GP2CON[3:2] = 0x3)
P2.2
GPIO/IRQ4
(GP2CON[5:4] = 0x0)
CLK OUT
(GP2CON[5:4] = 0x2)
PLAI[10]
(GP2CON[5:4] = 0x3)
P2.3
GPIO/BM
(GP2CON[7:6] = 0x0)
P2.4
GPIO/IRQ5
(GP2CON[9:8] = 0x0)
ADCCONV
(GP2CON[9:8] = 0x1)
PWM6
(GP2CON[9:8] = 0x2)
PLAO[18]
(GP2CON[9:8] = 0x3)
P2.5
GPIO/IRQ6
(GP2CON[11:10] = 0x0)
PWM7
(GP2CON[11:10] = 0x2)
PLAO[19]
(GP2CON[11:10] = 0x3)
P2.6
GPIO/IRQ7
(GP2CON[13:12] = 0x0)
PLAO[20]
(GP2CON[13:12] = 0x3)
P2.7
GPIO/IRQ8
(GP2CON[15:12] = 0x0)
PLAO[21]
(GP2CON[15:14] = 0x3)
P3.0
GPIO
(GP3CON[1:0] = 0x0)
PLAI[12]
(GP3CON[1:0] = 0x3)
P3.1
GPIO
(GP3CON[3:2] = 0x0)
PLAI[13]
(GP3CON[3:2] = 0x3)
P3.2
GPIO
(GP3CON[5:4] = 0x0)
PLAI[14]
(GP3CON[5:4] = 0x3)
P3.3
GPIO
(GP3CON[7:6] = 0x0)
PLAI[15]
(GP3CON[7:6] = 0x3)
P3.4
GPIO
(GP3CON[9:8] = 0x0)
PLAO[26]
(GP3CON[9:8] = 0x3)
P3.5
GPIO
(GP3CON[11:10] = 0x0)
PLAO[27]
(GP3CON[11:10] = 0x3)
P3.6
GPIO
(GP3CON[13:12] = 0x0)
PLAO[28]
(GP3CON[13:12] = 0x3)
P3.7
GPIO
(GP3CON[15:14] = 0x0)
PLAO[29]
(GP3CON[15:14] = 0x3)
1
Not available as an external pin. Internal PLA elements connected to these pins can be used.