ADuCM310 Hardware Reference Manual
UG-549
Rev. C | Page 109 of 192
GPIO Port 3 Pin Toggle Register
Address: 0x400200E0, Reset: 0x00, Name: GP3TGL
Table 150. Bit Descriptions for GP3TGL
Bits
Bit Name
Description
Reset
Access
[7:5]
RESERVED
Reserved.
0x00
W
4
TGL
Toggle the output of the port pin. Do not use the bit-band alias addresses
for this register.
0x0
W
0: clearing this bit has no effect.
1: set by user code to invert P3.4.
3
RESERVED
Reserved.
0x0
W
2
TGL
Toggle the output of the port pin. Do not use the bit-band alias addresses
for this register.
0x0
W
0: clearing this bit has no effect.
1: set by user code to invert P3.2.
1
TGL
Toggle the output of the port pin. Do not use the bit-band alias addresses
for this register.
0x0
W
0: clearing this bit has no effect.
1: set by user code to invert P3.1.
0
TGL
Toggle the output of the port pin. Do not use the bit-band alias addresses
for this register.
0x0
W
0: clearing this bit has no effect.
1: set by user code to invert P3.0.
GPIO Port 3 Open Drain Enable Register
Address: 0x400200E4, Reset: 0x00, Name: GP3ODE
Table 151. Bit Descriptions for GP3ODE
Bits
Bit Name
Description
Reset
Access
[7:5]
RESERVED
Reserved.
0x00
RW
4
ODE
Open-drain enable.
0x0
RW
0: disable the open-drain output mode on P3.4.
1: enable the open-drain output mode on P3.4.
3
RESERVED
Reserved.
0x0
RW
2
ODE
Open-drain enable.
0x0
RW
0: disable the open-drain output mode on P3.2.
1: enable the open-drain output mode on P3.2.
1
ODE
Open-drain enable.
0x0
RW
0: disable the open-drain output mode on P3.1.
1: enable the open-drain output mode on P3.1.
0
ODE
Open-drain enable.
0x0
RW
0: disable the open-drain output mode on P3.0.
1: enable the open-drain output mode on P3.0.