ADuCM310 Hardware Reference Manual
UG-549
Rev. C | Page 191 of 192
Interrupt Register for Block 0 and Block 1
Address: 0x40005884, Reset: 0x0000, Name: PLA_IRQ0
Table 298. Bit Descriptions for PLA_IRQ0
Bits
Bit Name
Description
Reset
Access
[15:13]
RESERVED
Not used.
0x0
Reserved
12
IRQ1_EN
IRQ1 enable.
0x0
RW
0: disable IRQ1 interrupt.
1: enable IRQ1 interrupt.
[11:8]
IRQ1_SRC
IRQ1 source select (Element 0 to Element 15). The 4-bit value corresponds
to the element number (for example, 1011 selects Element 11).
0x0
RW
[7:5]
RESERVED
Not used.
0x0
Reserved
4
IRQ0_EN
IRQ0 enable.
0x0
RW
0: disable IRQ0 interrupt.
1: enable IRQ0 interrupt.
[3:0]
IRQ0_SRC
IRQ0 source select (Element 0 to Element 15). The 4-bit value corresponds
to the element number (for example, 1011 selects Element 11).
0x0
RW
Interrupt Register for Block 2 and Block 3
Address: 0x40005888, Reset: 0x0000, Name: PLA_IRQ1
Table 299. Bit Descriptions for PLA_IRQ1
Bits
Bit Name
Description
Reset
Access
[15:13]
RESERVED
Not used.
0x0
Reserved
12
IRQ3_EN
IRQ3 enable.
0x0
RW
0: disable IRQ3 interrupt.
1: enable IRQ3 interrupt.
[11:8]
IRQ3_SRC
IRQ3 source select (Element 16 to Element 31). The element number
corresponds to the 4-bit value + 16 (for example, 1011 selects Element 27).
0x0
RW
[7:5]
RESERVED
Not used.
0x0
Reserved
4
IRQ2_EN
IRQ2 enable.
0x0
RW
0: disable IRQ2 interrupt.
1: enable IRQ2 interrupt.
[3:0]
IRQ2_SRC
IRQ2 source select (Element 16 to Element 31). The element number
corresponds to the 4-bit value + 16 (for example, 1011 selects Element 27).
0x0
RW
ADC Configuration Register
Address: 0x4000588C, Reset: 0x0000, Name: PLA_ADC
Table 300. Bit Descriptions for PLA_ADC
Bits
Bit Name
Description
Reset
Access
[15:6]
RESERVED
Not used.
0x000
Reserved
5
CONVST_EN
Bit to enable ADC start convert from PLA.
0x0
RW
0: disable.
1: enable.
[4:0]
CONVST_SRC
Element for ADC start convert source. The binary value corresponds to
the element number. For example, Element 23 is 10111.
0x00
RW