11
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Contents
11.21.1
24-bit Counter Data Register (T24CNTDAT)
..............................................................
11.21.2
24-bit Counter Control Register (T24CNTCTRL)
.........................................................
11.21.3
24-bit Capture Channel Data Register (T24CAPDAT) or (T24CAPDATx)
............................
11.21.4
24-bit Capture Channel Control Register (T24CAPCTRLx or T24CAPCTRL
.........................
11.21.5
24-bit Capture I/O Control and Data Register (T24CAPIO)
.............................................
11.21.6
24-bit Output Compare Channel 0 Data Register (T24CMPDAT0)
....................................
11.21.7
24-bit Output Compare Channel 1 Data Register (T24CMPDAT1)
....................................
11.21.8
24-bit Output Compare Channel 0 Control Register (T24CMPCTRL0)
................................
11.21.9
24-bit Output Compare Channel 1 Control Register (T24CMPCTRL1)
................................
11.21.10
PWMx Counter Data Register (T16PWMxCNTDAT)
...................................................
11.21.11
PWMx Counter Control Register (T16PWMxCNTCTRL)
...............................................
11.21.12
PWMx 16-bit Compare Channel 0-1 Data Register (T16PWMxCMPyDAT)
.........................
11.21.13
PWMx Compare Control Register (T16PWMxCMPCTRL)
.............................................
11.21.14
Watchdog Status (WDST)
..................................................................................
11.21.15
Watchdog Control (WDCTRL)
.............................................................................
12
UART Overview
................................................................................................................
12.1
UART Frame Format
.....................................................................................................
12.2
Asynchronous Timing Mode
.............................................................................................
12.3
UART Interrupts
...........................................................................................................
12.4
Transmit Interrupt
.........................................................................................................
12.5
Receive Interrupt
..........................................................................................................
12.6
Error Interrupts
............................................................................................................
12.7
UART Registers Reference
.............................................................................................
12.7.1
UART Control Register 0 (UARTCTRL0)
...................................................................
12.7.2
UART Receive Status Register (UARTRXST)
.............................................................
12.7.3
UART Transmit Status Register (UARTTXST)
.............................................................
12.7.4
UART Control Register 3 (UARTCTRL3)
...................................................................
12.7.5
UART Interrupt Status Register (UARTINTST)
............................................................
12.7.6
UART Baud Divisor High Byte Register (UARTHBAUD)
.................................................
12.7.7
UART Baud Divisor Middle Byte Register (UARTMBAUD)
..............................................
12.7.8
UART Baud Divisor Low Byte Register (UARTLBAUD)
...................................................
12.7.9
UART Receive Buffer (UARTRXBUF)
.......................................................................
12.7.10
UART Transmit Buffer (UARTTXBUF)
.....................................................................
12.7.11
UART I/O Control Register (UARTIOCTRLSCLK, UARTIOCTRLRX, UARTIOCTRLTX)
...........
13
Boot ROM and Boot Flash
.................................................................................................
13.1
Boot ROM Function
......................................................................................................
13.1.1
Initializing UCD3138
............................................................................................
13.1.2
Verifying Checksums
...........................................................................................
13.1.3
Uses for 2 Different Checksums
..............................................................................
13.1.4
Avoiding Program Flash Lockup
..............................................................................
13.1.5
Using BOOT ROM PMBus Interface
.........................................................................
13.2
Memory Read Functionality
.............................................................................................
13.2.1
Configure Read Address
.......................................................................................
13.2.2
Read 4 Bytes
....................................................................................................
13.2.3
Read 16 Bytes
..................................................................................................
13.2.4
Read Next 16 Bytes
............................................................................................
13.3
Read Version
..............................................................................................................
13.4
Memory Write Functionality
.............................................................................................
13.4.1
Write 4 Bytes
....................................................................................................
13.4.2
Write 16 Bytes
...................................................................................................
13.4.3
Write Next 16 Bytes
............................................................................................
13.5
Flash Functions
...........................................................................................................
13.5.1
Mass Erase
......................................................................................................