Loop Mux Registers Reference
217
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Loop Mux
5.14.21 Global Enable Register (GLBEN)
Address 00020050
Figure 5-22. Global Enable Register (GLBEN)
10
9
8
7
4
3
2
1
0
FE_
CTRL2
_EN
FE_
CTRL1
_EN
FE_
CTRL0
_EN
Reserved
DPWM3
_EN
DPWM2
_EN
DPWM1
_EN
DPWM0
_EN
R/W-0
R/W-0
R/W-0
R-0000
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-22. Global Enable Register (GLBEN)Register Field Descriptions
Bit
Field
Type
Reset
Description
10
FE_CTRL2_EN
R/W
0
Global Firmware Enable for Front End Control 2 Module
0 = Front End Control 2 Module Disabled (Default)
1 = Front End Control 2 Module Enabled
9
FE_CTRL1_EN
R/W
0
Global Firmware Enable for Front End Control 1 Module
0 = Front End Control 1 Module Disabled (Default)
1 = Front End Control 1 Module Enabled
8
FE_CTRL0_EN
R/W
0
Global Firmware Enable for Front End Control 0 Module
0 = Front End Control 0 Module Disabled (Default)
1 = Front End Control 0 Module Enabled
7-4
Reserved
R
0000
3
DPWM3_EN
R/W
0
Global Firmware Enable for DPWM 3 Module
0 = DPWM 3 Module Disabled (Default)
1 = DPWM 3 Module Enabled
2
DPWM2_EN
R/W
0
Global Firmware Enable for DPWM 2 Module
0 = DPWM 2 Module Disabled (Default)
1 = DPWM 2 Module Enabled
1
DPWM1_EN
R/W
0
Global Firmware Enable for DPWM 1 Module
0 = DPWM 1 Module Disabled (Default)
1 = DPWM 1 Module Enabled
0
DPWM0_EN
R/W
0
Global Firmware Enable for DPWM 0 Module
0 = DPWM 0 Module Disabled (Default)
1 = DPWM 0 Module Enabled