0
1
2
3
4
5
6
7
8
Bits
0
0
0
ADC
0
ADC
1
ADC
2
ADC
3
ADC
4
ADC
5
Gain
1
0
0
Gain
2
ADC
0
ADC
1
ADC
2
ADC
3
ADC
4
ADC
5
ADC
0
ADC
1
ADC
2
ADC
3
ADC
4
ADC
5
ADC
0
ADC
1
ADC
2
ADC
3
ADC
4
ADC
5
0
Gain
8
Gain
4
ADC
5
ADC
5
ADC
5
ADC
5
ADC
5
ADC
5
Sign
Extension
Error ADC and Front End Gain
114
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Front End
Here is a graphical representation of the EADC output:
Figure 3-2.
The EADC error output as described above can be read from the EADC raw value register:
eadc_error = FeCtrl0Regs.EADCRAWVALUE.bit.RAW_ERROR_VALUE;
It is also sent to the Filter, and is one of the values which can be used by the digital comparators
controlled by the Fault Mux.