DPWM 0-3 Registers Reference
82
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Digital Pulse Width Modulator (DPWM)
2.31.11 DPWM Phase Trigger Register (DPWMPHASETRIG)
Address 00050028 – DPWM 3 Phase Trigger Register
Address 00070028 – DPWM 2 Phase Trigger Register
Address 000A0028 – DPWM 1 Phase Trigger Register
Address 000D0028 – DPWM 0 Phase Trigger Register
Figure 2-27. DPWM Phase Trigger Register (DPWMPHASETRIG)
17
4
3
0
PHASE_TRIGGER
Reserved
R/W-00 0000 0000 0000
R-0000
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 2-16. DPWM Phase Trigger Register (DPWMPHASETRIG) Register Field Descriptions
Bit
Field
Type
Reset
Description
17-4
PHASE_TRIGGER R/W
00 0000
0000
0000
Configures the phase trigger delay within multi-output mode. Value equals the
number of PCLK clock periods. Low resolution register, last 4 bits are read-only.
3-0
Reserved
R
0000