DPWM 0-3 Registers Reference
98
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Digital Pulse Width Modulator (DPWM)
2.31.26 DPWM Fault Status (DPWMFLTSTAT)
Address 00050064 – DPWM 3 Fault Input Status Register
Address 00070064 – DPWM 2 Fault Input Status Register
Address 000A0064 – DPWM 1 Fault Input Status Register
Address 000D0064 – DPWM 0 Fault Input Status Register
Figure 2-42. DPWM Fault Status (DPWMFLTSTAT)
5
4
3
2
1
0
BURST
IDE_DETECT
FLT_A
FLT_B
FLT_AB
FLT_CBC
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 2-31. DPWM Fault Status (DPWMFLTSTAT) Register Field Descriptions
Bit
Field
Type
Reset
Description
5
BURST
R
0
Burst Mode Detection Status
0 = Burst Mode Detection is not asserted
1 = Burst Mode Detection is set
4
IDE_DETECT
R
0
IDE Detection Status (from Analog Comparators)
0 = IDE Detection is not asserted
1 = IDE Detection is set
3
FLT_A
R
0
Fault A Detection Statu
0 = Fault A Detection is not asserted
1 = Fault A Detection is set
2
FLT_B
R
0
Fault B Detection Status
0 = Fault B Detection is not asserted
1 = Fault B Detection is set
1
FLT_AB
R
0
Fault AB Detection Statu
0 = Fault AB Detection is not asserted
1 = Fault AB Detection is set
0
FLT_CBC
R
0
Current Limit Detection Status
0 = Current Limit Detection is not asserted
1 = Current Limit Detection is set