ADC Registers
331
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
ADC12 Overview
8.18.13 ADC Averaging Control Register (ADCAVGCTRL)
Address 00040094
Figure 8-31. ADC Averaging Control Register (ADCAVGCTRL)
22
21
20
19
18
17
16
AVG5_CONFIG
AVG5_EN
Reserved
AVG4_CONFIG
AVG4
R/W-00
R/W-0
R-0
R/W-00
R/W-0
15
14
13
12
11
10
9
8
Reserved
AVG3_CONFIG
AVG3_EN
Reserved
AVG2_CONFIG
AVG2
R-0
R/W-00
R/W-0
R-0
R/W-00
R/W-0
7
6
5
4
3
2
1
0
Reserved
AVG1_CONFIG
AVG1_EN
Reserved
AVG0_CONFIG
AVG0
R-0
R/W-00
R/W-0
R-0
R/W-00
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-17. ADC Averaging Control Register (ADCAVGCTRL) Register Field Descriptions
Bit
Field
Type
Reset
Description
22-21
AVG5_CONFIG
R/W
00
ADC Averaging Module 5 Configuration
0 = Moving average of 4 samples (Default)
1 = Moving average of 8 samples
2 = Moving average of 16 samples
3 = Moving average of 32 samples
20
AVG5_EN
R/W
0
ADC Averaging Module 5 Enable
0 = ADC Averaging Disabled (Default)
1 = ADC Averaging Enabled
19
Reserved
R
0
18-17
AVG4_CONFIG
R/W
00
ADC Averaging Module 4 Configuration
0 = Moving average of 4 samples (Default)
1 = Moving average of 8 samples
2 = Moving average of 16 samples
3 = Moving average of 32 samples
16
AVG4_EN
R/W
0
ADC Averaging Module 4 Enable
0 = ADC Averaging Disabled (Default)
1 = ADC Averaging Enabled
15
Reserved
R
0
14-13
AVG3_CONFIG
R/W
00
ADC Averaging Module 3 Configuration
0 = Moving average of 4 samples (Default)
1 = Moving average of 8 samples
2 = Moving average of 16 samples
3 = Moving average of 32 samples
12
AVG3_EN
R/W
0
ADC Averaging Module 3 Enable
0 = ADC Averaging Disabled (Default)
1 = ADC Averaging Enabled
11
Reserved
R
0
10-9
AVG2_CONFIG
R/W
00
ADC Averaging Module 2 Configuration
0 = Moving average of 4 samples (Default)
1 = Moving average of 8 samples
2 = Moving average of 16 samples
3 = Moving average of 32 samples
8
AVG2_EN
R/W
0
ADC Averaging Module 4 Enable
0 = ADC Averaging Disabled (Default)
1 = ADC Averaging Enabled