6
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Contents
4.11.15
Filter KD Alpha Register (FILTERKDALPHA)
.............................................................
4.11.16
Filter Nonlinear Limit Register 0 (FILTERNL0)
............................................................
4.11.17
Filter Nonlinear Limit Register 1 (FILTERNL1)
............................................................
4.11.18
Filter Nonlinear Limit Register 2 (FILTERNL2)
............................................................
4.11.19
Filter KI Feedback Clamp High Register (FILTERKICLPHI)
............................................
4.11.20
Filter KI Feedback Clamp Low Register (FILTERKICLPLO)
............................................
4.11.21
Filter YN Clamp High Register (FILTERYNCLPHI)
.......................................................
4.11.22
Filter YN Clamp Low Register (FILTERYNCLPLO)
......................................................
4.11.23
Filter Output Clamp High Register (FILTEROCLPHI)
....................................................
4.11.24
Filter Output Clamp Low Register (FILTEROCLPLO)
....................................................
4.11.25
Filter Preset Register (FILTERPRESET)
...................................................................
5
Loop Mux
.........................................................................................................................
5.1
Front End Control Muxes (FECTRL0MUX, FECTRL1MUX, FECTRL2MUX)
....................................
5.2
Sample Trigger Control (SAMPTRIGCTRL)
...........................................................................
5.3
External DAC Control (EXTDACCTRL)
................................................................................
5.4
Filter Mux Register (FILTERMUX)
......................................................................................
5.5
Filter KComp Registers (FILTERKCOMPx)
...........................................................................
5.6
DPWM Mux Register (DPWMMUX)
...................................................................................
5.7
Global Enable Register (GLBEN)
.......................................................................................
5.8
PWM Global Period Register (PWMGLBPRD)
.......................................................................
5.9
Sync Control (SYNCCTRL)
..............................................................................................
5.10
Light Load (Burst) Mode
.................................................................................................
5.11
Constant Current / Constant Power
....................................................................................
5.12
Analog Peak Current Mode
..............................................................................................
5.13
Automatic Cycle Adjustment
............................................................................................
5.13.1
Calculation
.......................................................................................................
5.13.2
Configuration
....................................................................................................
5.13.3
Scaling
...........................................................................................................
5.14
Loop Mux Registers Reference
.........................................................................................
5.14.1
Front End Control 0 Mux Register (FECTRL0MUX)
.......................................................
5.14.2
Front End Control 1 Mux Register (FECTRL1MUX)
.......................................................
5.14.3
Front End Control 2 Mux Register (FECTRL2MUX)
.......................................................
5.14.4
Sample Trigger Control Register (SAMPTRIGCTRL)
......................................................
5.14.5
External DAC Control Register (EXTDACCTRL)
..........................................................
5.14.6
Filter Mux Register (FILTERMUX)
...........................................................................
5.14.7
Filter KComp A Register (FILTERKCOMPA)
...............................................................
5.14.8
Filter KComp B Register (FILTERKCOMPB)
...............................................................
5.14.9
DPWM Mux Register (DPWMMUX)
.........................................................................
5.14.10
Constant Power Control Register (CPCTRL)
.............................................................
5.14.11
Constant Power Nominal Threshold Register (CPNOM)
................................................
5.14.12
Constant Power Max Threshold Register (CPMAX)
.....................................................
5.14.13
Constant Power Configuration Register (CPCONFIG)
..................................................
5.14.14
Constant Power Max Power Register (CPMAXPWR)
...................................................
5.14.15
Constant Power Integrator Threshold Register (CPINTTHRESH)
.....................................
5.14.16
Constant Power Firmware Divisor Register (CPFWDIVISOR)
.........................................
5.14.17
Constant Power Status Register (CPSTAT)
..............................................................
5.14.18
Cycle Adjustment Control Register (CYCADJCTRL)
....................................................
5.14.19
Cycle Adjustment Limit Register (CYCADJLIM)
..........................................................
5.14.20
Cycle Adjustment Status Register (CYCADJSTAT)
.....................................................
5.14.21
Global Enable Register (GLBEN)
...........................................................................
5.14.22
PWM Global Period Register (PWMGLBPRD)
............................................................
5.14.23
Sync Control Register (SYNCCTRL)
.......................................................................
5.14.24
Light Load Control Register (LLCTRL)
.....................................................................