ADC Registers
320
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
ADC12 Overview
8.18.4 ADC Sequence Select Register 0 (ADCSEQSEL0)
Address 0004000C
Figure 8-22. ADC Sequence Select Register 0 (ADCSEQSEL0)
28
27
24
23
21
20
19
16
SEQ3
_SH
SEQ3
Reserved
SEQ2
_SH
SEQ2
R/W-0
R/W-0000
R-000
R/W-0
R/W-0000
15
13
12
11
8
7
5
4
3
0
Reserved
SEQ1
_SH
SEQ1
Reserved
SEQ0
_SH
SEQ0
R-000
R/W-0
R/W-0000
R-000
R/W-0
R/W-0000
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-8. ADC Sequence Select Register 0 (ADCSEQSEL0) Register Field Descriptions
Bit
Field
Type
Reset
Description
28
SEQ3_SH
R/W
0
Dual channel sequence select
0 = Not selected for Dual Sampling (Default)
1 = Selected for Dual Sampling
27-24
SEQ3
R/W
0000
Channel to be converted fourth
0000 = Channel 0 selected (Default)
0001 = Channel 1 selected
…….
1111 = Channel 15 selected
23-21
Reserved
R
000
20
SEQ2_SH
R/W
0
Dual channel sequence select
0 = Not selected for Dual Sampling (Default)
1 = Selected for Dual Sampling
19-16
SEQ2
R/W
0000
Channel to be converted third
0000 = Channel 0 selected (Default)
0001 = Channel 1 selected
…….
1111 = Channel 15 selected
15-13
Reserved
R
000
12
SEQ1_SH
R/W
0
Dual channel sequence select
0 = Not selected for Dual Sampling (Default)
1 = Selected for Dual Sampling
11-8
SEQ1
R/W
0000
Channel to be converted second
0000 = Channel 0 selected (Default)
0001 = Channel 1 selected
…….
1111 = Channel 15 selected
7-5
Reserved
R
000
4
SEQ0_SH
R/W
0
Dual channel sequence select
0 = Not selected for Dual Sampling (Default)
1 = Selected for Dual Sampling
3-0
SEQ0
R/W
0000
Channel to be converted first
0000 = Channel 0 selected (Default)
0001 = Channel 1 selected
…….
1111 = Channel 15 selected