DPWM 0-3 Registers Reference
78
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Digital Pulse Width Modulator (DPWM)
2.31.7 DPWM Event 3 Register (DPWMEV3)
Address 00050018 – Loop 4 DPWM Event 3 Register
Address 00070018 – Loop 3 DPWM Event 3 Register
Address 000A0018 – Loop 2 DPWM Event 3 Register
Address 000D0018 – Loop 1 DPWM Event 3 Register
Figure 2-23. DPWM Event 3 Register (DPWMEV3)
17
0
EVENT3
R/W-00 0000 0011 1110 0000
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 2-12. DPWM Event 3 Register (DPWMEV3) Register Field Descriptions
Bit
Field
Type
Reset
Description
17-0
EVENT3
R/W
00 0000
0011
1110
0000
Configures the location of Event 3. Value equals number of PCLK clock periods in
Bits 17:4 and number of high resolution clock phases of PCL in Bits 3:0.