Timer Module Register Reference
413
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Timer Module Overview
11.21.9 24-bit Output Compare Channel 1 Control Register (T24CMPCTRL1)
Address FFF7FD30
Figure 11-12. 24-bit Output Compare Channel 1 Control Register (T24CMPCTRL1)
1
0
CMP_INT_ENA
CMP_INT_FLAG
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-9. 24-bit Output Compare Channel 1 Control Register (T24CMPCTRL1) Register Field
Descriptions
Bit
Field
Type
Reset
Description
1
CMP_INT_ENA
R/W
0
Output Compare Channel Interrupt
0 = Disables Output Compare Channel Interrupt (Default)
1 = Enables Output Compare Channel Interrupt
0
CMP_INT_FLAG
R/W
0
Indicates a valid output compare event. Bit can be cleared by writing a ‘1’ to the bit
or by rewriting the 24-bit Output Compare Channel Data Register. If a clear and
compare event occur at the same time, the flag will remain high (set has priority
versus clear).
0 = No compare event since last clear
1 = Compare event since last clear