Index
Index-16
suggested timings
scan paths, TBC emulation connections for JTAG
scan paths
scratch pad RAM
SCSA standards
SD_INT
SDA10 pin
SDRAM
address shift
control pins
deactivation
EMIF timing register
initialization
interface
mode register set
page boundaries
read
timing requirements
write
SDRAM commands
second level memory
selection of clock sources
send synchronization events to the DMA
sequential host accesses
serial port, reset
serial port configuration
serial port control register, figure
serial port exception conditions
serial port initialization
serial ports, time-division multiplexed (TDM)
set index
set index and tag data
shared signals
sign extension
signal descriptions, 14-pin header
signal timing interrupt
signals
acknowledge
address strobe
address/data bus
ARDY
asynchronous
buffered
buffering for emulator connections
burst last
bus back–off
byte enable
chip select
clock input
control
data
data bus
description, 14-pin header
EMIF signal descriptions
expansion bus
FIFO clock output
FIFO output enable
FIFO read enable
FIFO read enable/write enable/chip select
FIFO write enable
frame sync
handshake
hold request
host port interface
McBSP
McBSP interface
read/write
ready out/ready in
receive interrupt (RINT)
SDRAM
synchronous
timing
transmit interrupt (XINT)
XCNTL
XHOLD and XHOLDA
signals
expansion bus address
ready out
single frame transfer
single phase fram of four 8–bit elements,
figure
single phase frame of one 32–bit element
single-rate ST-BUS clock
slave address
slave devices
slave mode
snoop address
software handshaking
source or destination address update
source update mode (SUM)
source/destination address
sources of interrupts
space control register
space control registers