Index
Index-14
program access/cache controller
program address
program and data busses
program cache control (PCC)
program cache control (PCC) field
program cache mode settings, L1P
program fetch
program memory
internal
internal mode summary
note on bootload
program memory , DMA controller access
program memory controller
program memory controller (PMEMC)
program RAM address mapping
programmable clock and framing
double-rate clock
double-rate ST-BUS clock
examples
single-rate ST-BUS clock
programmable parameters
Programmable Priority Levels for Data Requests,
table
protocol, bus
pullup and pulldown resistors on XD
pulse generation
Q
quick DMA (QDMA)
performance
registers
R
R/WSYNC event (FS=0)
R/WSYNC Non–2D Transfer
RAM
RAM address mapping
RAM–based architecture
read access with autoincrement
read FIFO interface
read hold and write hold fields
read hold bit fields
read strobe
Read/Write FIFO Interface With Glue, figure
read/write synchronization
Read/Write Synchronized 2–D Transfer
(No Frame Sync), figure
ready signals
ready status
)receive buffer register (RBR
receive control register
receive data clocking, figure
receive data justification
receive event
receive interrupt (RINT)
receive operation
receive shift register (RSR
reception, data
recovery phase (Tr)
refresh, SDRAM
register file
register–based architecture
registers
’C6211 EMIF CE space control
base address
boundary conditions
cache configuration
cache configuration
channel chain enable
channel chain enable register
channel interrupt enable
channel interrupt pending
control and status
CSR 14-3
data transmit register (DXR)
destination address
DMA
DMA channel control
DMA channel primary control
DMA channel reload
DMA channel secondary control
DMA control by address
DMA control by name
DMA global count reload
DMA global index
EDMA control
EMIF
EMIF CE space control
EMIF global control
EMIF global control , field descriptions
EMIF SDRAM control