Programmable Clock and Framing
11-67
Multichannel Buffered Serial Ports
11.5.4.3 Double-Rate Clock
This example is the same as the ST-BUS example except for the following:
-
CLKSP = 0: The rising edge of CLKS generates CLKG and CLK(R/X).
-
CLKGDV = 1: CLKG, CLKR_int, and CLKX_int frequencies are half of the
CLKS frequency.
-
GSYNC = 0: CLKS drives CLKG. CLKG runs freely and is not resynchro-
nized by FSR.
-
FS(R/X)M = 0: Frame synchronization is externally generated. The fram-
ing pulse is wide enough to be detected.
-
FS(R/X)P = 0: Active (high) input frame sync signal
-
(R/X)DATDLY = 1: Specifies a data delay of one bit
Figure 11–45.
Double-Rate Clock Example
E2B7
E1B0
E1B1
E1B2
E1B3
E1B4
E1B5
E1B6
E1B7
E32B0
CLK(R/X)_int
D(R/X)
FS(R/X)_int
CLKS