McBSP Interface Signals and Registers
11-17
Multichannel Buffered Serial Ports
Table 11–7.
Receive/Transmit Control Register (RCR/XCR) Field Descriptions (Continued)
Name
Section
Function
RDATDLY
Receive data delay
RDATDLY = 00b: 0-bit data delay
RDATDLY = 01b: 1-bit data delay
RDATDLY = 10b: 2-bit data delay
RDATDLY = 11b: Reserved
11.3.4.7
XDATDLY
Transmit data delay
XDATDLY = 00b: 0-bit data delay
XDATDLY = 01b: 1-bit data delay
XDATDLY = 10b: 2-bit data delay
XDATDLY = 11b: Reserved
11.3.4.7
RPHASE 2
Receive PHASE 2. Applicable only for dual-phase frames. Mainly used for I
2
S
feature. Applicable only for ’C6211/C6711 device.
RPHASE 2 = 0:
The start of phase 2 is unaffected by receive frame sync.
RPHASE 2 = 1:
The second phase in a dual-phase frame starts when the
receive frame sync transitions to the opposite edge that started
the first phase.
This is applicable when frame syncs are inputs or outputs.
11.3.4.3
XPHASE 2
Transmit PHASE 2. Applicable only for dual-phase frames. Mainly used for I
2
S
feature. Applicable only for ’C6211/C6711 device.
XPHASE 2 = 0:
The start of phase 2 is unaffected by transmit frame sync.
XPHASE 2 = 1:
The second phase in a dual-phase frame starts when the
transmit frame sync transitions to the opposite edge that
started the first phase.
This is applicable when frame syncs are inputs or outputs
11.3.4.3
RWDREVRS
Receive 32-bit bit reversal feature. Applicable only for ’C6211/C6711 device.
RWDREVRS = 0: 32-bit reversal disabled
RWDREVRS = 1: 32-bit reversal enabled. 32-bit data is received LSB first.
RWDLEN should be set for 32-bit operation; else operation is
undefined.
11.3.9
XWDREVRS
Transmit 32-bit bit reversal feature. Applicable only for ’C6211/C6711 device.
XWDREVRS = 0: 32-bit reversal disabled
XWDREVRS = 1: 32-bit reversal enabled. 32-bit data is transmitted LSB first.
XWDLEN should be set for 32-bit operation; else operation is
undefined.
11.3.9