Index
Index-8
clean register
clock rate
expansion bus arbiter
external master to DSP interrupt
FIFO clock enable (XFCEN)
FIFO mode
FIFO mode set by boot mode selection
(FMOD)
flush register
frame synchronization (FS)
host mode
internal memory control register
interrupt source
L1D
flush base address register
flush word count register
L1P
flush base address register
flush word count register
L2 CE space allocation register
L2 flush base address register
L2 flush register
L2 flush word count registers
LINK
little endian mode
memory map
memory type
MTYPE 9-13
polarity of expansion bus read/write signal
polarity of the XBLAST signal
program cache control
RBTR8
SBSRAM clock
SSCEN
start bus master transaction
TCC
TCINT
transfer counter
XBHC register
FIFO clock rate (XFRAT)
field description, timer control register
field descriptions
DMA channel secondary control register
pin control register
receive/transmit control registers
fields, L2 flush register
FIFO control register
FIFO Read Mode – Read Timing (glue–less case),
figure
FIFO Read Mode – With Glue, figure
FIFO Write Cycles, figure
first level memory
flag monitoring
flags, event
flow chart, L2 cache data request
flush and clean a range of addresses
flush base address register
flush base address register fields
flush begins when the L2FWC is written
flush word count register
format for the CCFG register
frame, definition
frame (block) synchronization
frame count
frame count (FC)
frame example, figure
frame frequency
frame index
frame index (FIX)
frame sync signal generation
frame period (FPER)
frame width (FWID)
FSGM
FSRM
FSXM
GSYNC
receive frame sync selection
transmit frame sync signal selection
frame synchronization
frame synchronization (FS) , field
frame synchronization ignore
frame synchronization phases
framesynchronization signal (FSR)
Frame Synchronized 2–D Transfer, figure
frame synchronized non–2D transfer
frame–synchronization signal generation
frame/array count, FC
Frame/Line Count
frames
freeze or bypass modes
function, L2 ALLOC bit