SBSRAM Interface
9-46
Figure 9–33 shows the timing for ’C6211/C6711 six word read. The address
starts with EA[3:2] equal to 10b. A new address is strobed into the SBSRAM
on the third cycle to prevent the internal burst counter from rolling over to 000b.
The burst is terminated by deasserting the CEn signal while SSADS is strobed
low.
Figure 9–33. TMS320C6211/C6711 SBSRAM Six-Word Read
D5
D6
D3
D4
D2
D1
EA[4:2]=100b
EA[4:2]=010b
BE5
BE6
BE3
BE4
BE2
BE1
SSWE
SSOE
SSADS
ED[31:0]
ECLKOUT
EA[21:2]
BE[3:0]
CE
Á
Á
Á
Á
D6
latched
D5
latched
D4
latched
D3
Read
latched
latched
D2
latched
Read/D1
latched