Index
Index-19
transmit with data overwrite
triggering a power–down
TRST signal
15-2, 15-5, 15-6, 15-11, 15-16, 15-24
TSTAT parameters
two level memory architecture
two–dimensional (2D) transfers
two–dimensional destination or source
transfer
two–dimensional transfer, definition
two–dimensional transfers
types of EDMA transfers
U
unexpected frame sync pulses
unexpected transit frame sync
unsynchronized transfers
unused RAM
user–accessible peripherals
V
VelociTIt advanced VLIW architecture
very long instruction word (VLIW)
W
wait/data phase (Tw/Td)
wake up from a power down
word aligned
word count register
word index
write hold
write hold and read hold bit fields
write hold fields
write interface
write miss
write strobe
write transfer
X
XARB bit value
XBD register
XBEA register
XBHC register
XBHC register descriptions
XBIMA register
XBISA register
XCE space control registers
XCE spaces
XCE0 Space Control Register
XCE1 Space Control Register
XCE2 Space Control Register
XCE3 Space Control Register
XCNTL signal
XDS510 emulator, JTAG cable.
See emulation
XEVT0
XEVT1
XSREMPTY bit