EMIF Registers
9-15
External Memory Interface
9.3.3
EMIF SDRAM Control Register
The SDRAM control register (shown in Figure 9–10) controls SDRAM param-
eters for all CE spaces that specify an SDRAM memory type in the MTYPE
field of the associated CE space control register. Because the SDRAM control
register controls all SDRAM spaces, each space must contain SDRAM with
the same refresh, timing, and page characteristics. The fields in this register
are shown in Figure 9–10 and Figure 9–11, and described in Table 9–5. These
registers should not be modified while accessing SDRAM.
Figure 9–10. TMS320C6201/C6202/C6701 EMIF SDRAM Control Register
31 28
27
26
25
24
23 20
19 16
Reserved
Rsv
SDWID
RFEN
INIT
TRCD
TRP
RW, +000
R,+0
RW, +0
RW, +1
W, +1
RW, +1000
RW, +1000
15 12
11 0
TRC
Reserved
RW, +1111
R, +0000 0000 0000
Figure 9–11.TMS320C6211/C6711 EMIF SDRAM Control Register
31
30
29 28
27 26
25
24
23 20
19 16
Rsv
SDBSZ
SDRSZ
SDCSZ
RFEN
INIT
TRCD
TRP
R,+0
RW, +0
RW, +00
RW, +0
RW, +1
W, +1
RW, +0100
RW, +1000
15 12
11 0
TRC
Reserved
RW, +1111
R, +0000 0000 0000