Device Configuration
10-10
10.4 Device Configuration
Several device settings are configured at reset to determine how the device
operates.
10.4.1 Input Clock Mode
The on-chip PLL frequency multiplier is configured through static CLKMODE
input pins. Different devices in the ’C6000 platform have different numbers of
CLKMODE pins. Only
×
1(PLL bypass) and
×
4(CLKIN
×
4) are supported. The
DLL mode selection is shown in Table 10–6.
Table 10–6. DLL Multiplier Select
’C6201/C6701
’C6202
’C6211/C6711
PLL Mode
CLKMODE[1:0]
CLKMODE[2:0]
CLKMODE0
×
1
00b
000b
0b
×
4
11b
001b
1b
Reserved
other
other
10.4.2 Endian Mode
Each ’C6000 device can be configured to operate in either big or little endian
mode. Set the LENDIAN flag to 1 to select little endian, and 0 to select big
endian. The selection method varies slightly among different devices. The
’C6201 and ’C6701 have a dedicated LENDIAN input pin. The ’C6211 and
’C6711 sample the ninth data line of the host-port interface, HD[8]. The ’C6202
samples the ninth data line of the expansion bus, XD[8]. The device pin should
be configured via a pull-up or pull-down resister.
For more details on endian mode refer to section 2.6.7,
Data Endianness.
10.4.3 TMS320C6202 Expansion Bus
The expansion bus of the ’C6202 is configured through pull-up an pull-down
resistors on the remaining data lines of the expansion bus, XD[31:9] and
XD[7:5]. For more details on how to configure the expansion bus, see section
8.7,
Boot Configuration Control via Expansion Bus.