Index
Index-3
cache RAM
chaining EDMA channels by an event
Channel Chain Enable Register (CCER),
figure
channel chain enable register (CCER)
Channel Interrupt Enable Register (CIER),
figure
channel interrupt enable register (CIER)
Channel Interrupt Pending Register (CIPR),
figure
channel interrupt pending register (CIPR)
channel/event entry
channels
chaining
chip enable (CE) spaces
circular buffering
clean a range of address from the L2
clean operation
CLKRM
clock output enabling
clock source selection
communication between the host device
and the CPU
companding data format
companding hardware
nonDLB method
companding internal data
complex sorting, circular buffering
conditions, serial port exception
conditions for linking
configuration
element length
frame and clock
frame length
multiprocessor
serial port
configuration of the interrupt selector
connector
14-pin header
dimensions, mechanical
DuPont
contention on the data bus
contiguous elements
control and status register (CSR)
control pins, SDRAM
control register boundary conditions
control registers
EDMA
control status register
figure
controller
data memory
direct memory access
DMA
DMA controller
L2
peripheral bus
program memory
count events
counting
CPU, core
CPU control status register
CPU interrupts
CPU servicing of EDMA interrupts
CPU write to the ESR
CPU–initiated EDMA
CPU–initiated EDMA transfers
CSR, figure
cycle description
D
data, invalidating in the L1D
data access controller
data address
data and program memories
data bus, HD
data cache control (DCC)
data cache controller
data cache mode settings
data clock generation
bit clock
CLKRM
CLKSM
frame synchronization
input clock source mode
receive clock selection
data delay
figure
data latches
data memory
internal